# **Verilog Assignment-2 Q2 Report**

# **Design and Simulation of GCD Calculation Module**

We have to design a Verilog module for calculating the Greatest Common Divisor (GCD) of two 8-bit numbers, A and B. The module, named Calculate\_GCD, was later tested using a testbench (testbench.v) in the Vivado simulation environment.

# **Design Overview**

The design.v Verilog module was designed to compute the GCD of two 8-bit numbers, A and B, using the Euclidean algorithm. It also provides two outputs, a\_change and b\_change, which indicate when the input values A and B change.

### Calculate\_GCD Module Details

The Calculate\_GCD module is designed to calculate the Greatest Common Divisor (GCD) of two 8-bit numbers, A and B, using the well-known Euclidean algorithm. Input Signals:

A (8 bits): Represents the first 8-bit number for GCD calculation.

B (8 bits): Represents the second 8-bit number for GCD calculation.

Clk: A clock signal for synchronous operation.

Output Signals:

C (8 bits): Represents the output GCD value, which is also an 8-bit number.

a\_change (8 bits): Indicates when the input value A changes.

b\_change (8 bits): Indicates when the input value B changes.

Internal Registers:

temp A (8 bits): An internal register to store the current value of A

temp\_B (8 bits): An internal register to store the current value of B

GCD Calculation:

The module employs a clocked process to perform the GCD calculation.

It uses the Euclidean algorithm, repeatedly subtracting the smaller of temp\_A and temp\_B from the larger until they are equal. The result is stored in C.

Whenever A or B changes, the current values are stored in temp\_A and temp\_B. Additionally, a\_change and b\_change are updated .

#### **Testbench Overview**

The testbench.v module was created to verify the functionality of the design.v module. It simulates different scenarios to test the GCD calculation for various input values. The testbench monitors and displays the values of a\_change, b\_change, C (GCD), and Clk (clock) during simulation. In the test bench module, inputs given in Calculate\_GCD module are defined as registers and the outputs are defined as wires

# **Test Cases**

# Test 1:

A is set to 4, B is set to 12.

Simulation is run for 100 time units.

Results: a\_change is 4, b\_change is 12, and C is equal to 4 (GCD of 4 and 12).

# Test 2:

A is updated to 14, B is updated to 35.

Simulation is run for 100 time units.

Results: a\_change is 14, b\_change is 35, and C is equal to 7 (GCD of 14 and 35).